HDL-Optimized Filters and Transforms
These DSP HDL Toolbox™ blocks and System objects implement hardware-friendly architectures and support HDL code generation when used with HDL Coder™. These blocks and System objects have high-throughput streaming interfaces, hardware control signals, and options to select different hardware implementations of their algorithms.
You can access these hardware-optimized algorithms, with the same interface and configuration options and without creating a model or script, by using the DSP HDL IP Designer app.
Apps
DSP HDL IP Designer | Configure and generate HDL code for digital signal processing IPs (Since R2024b) |
Blocks
FFT | Compute fast Fourier transform (FFT) |
IFFT | Compute inverse fast Fourier transform (IFFT) |
Channelizer | Polyphase filter bank and fast Fourier transform |
Channel Synthesizer | Combine narrowband signals into multichannel signal (Since R2022a) |
Discrete FIR Filter | Finite-impulse response filter |
Biquad Filter | Biquadratic IIR (SOS) filter (Since R2022a) |
LMS Filter | Minimize error between observed and desired signals (Since R2023a) |
Farrow Rate Converter | Polynomial sample-rate converter (Since R2022a) |
FIR Decimator | Finite impulse response (FIR) decimation filter (Since R2020b) |
FIR Interpolator | Finite impulse response (FIR) interpolation filter (Since R2022a) |
CIC Decimator | Decimate signal using CIC filter |
CIC Interpolator | Interpolate signal using CIC filter (Since R2022a) |
FIR Rate Converter | Upsample, filter, and downsample input signal |
NCO | Generate real or complex sinusoidal signals |
Complex to Magnitude-Angle | Compute magnitude and phase angle of complex signal using CORDIC algorithm |
Downsampler | Downsample by removing data samples between input samples (Since R2022b) |
Upsampler | Upsample by adding zeros between input samples (Since R2022b) |
Objects
Topics
- High-Throughput HDL Algorithms
Choose a block that supports frame-based processing for HDL code generation.
- Hardware Control Signals
Hardware control signals such as valid and reset used by DSP HDL Toolbox blocks.
- FIR Filter Architectures for FPGAs and ASICs
Learn how DSP HDL Toolbox blocks implement hardware-friendly filter architectures.
- Control Data Rate Using Ready Signal
Implement backpressure and regulate output rate in an interpolator system.