Optimize FPGA and ASIC Speed and Area Using HDL Coder
Learn how to use HDL Coder optimization and design techniques to meet your target-specific speed and area goals. HDL Coder offers techniques that span from automatic to fully-controlled, and all of them allow for rapid exploration of implementation options. This webinar will explain these options and their associated benefits and tradeoffs, including verification considerations, and will discuss techniques specific to FPGA and ASIC designs. All of these techniques will be demonstrated using the pulse detection design from the HDL Self-Guided Tutorial.
- Workflow options from rapid estimation to running full synthesis and implementation
- Optimizing for speed
- Latency vs throughput vs clock frequency
- Pipelining techniques
- Vector processing
- Multiplier mapping
- Optimizing for area
- Resource sharing
- RAM mapping
- Loop streaming of vector operations
About the Presenter
Eric Cigan is a principal product marketing manager at MathWorks for ASIC and FPGA verification. Prior to joining MathWorks, he held technical marketing roles at Mentor Graphics, MathStar, and AccelChip. Eric earned BS and MS degrees in mechanical engineering from the Massachusetts Institute of Technology. In his spare time, Eric curates a wide-ranging, ever-growing collection of FPGA development boards from manufacturers around the world.
Recorded: 28 Jul 2022
또한 다음 목록에서 웹사이트를 선택하실 수도 있습니다.
사이트 성능 최적화 방법
최고의 사이트 성능을 위해 중국 사이트(중국어 또는 영어)를 선택하십시오. 현재 계신 지역에서는 다른 국가의 MathWorks 사이트 방문이 최적화되지 않았습니다.