hdl coder IO buffer error
이전 댓글 표시
Hi,
I am creating a model using model based design for motor control. I have generated vhdl code and run implementation in vivado. In the implemenation step, I have had an error shown as below.
[Place 30-188] UnBuffered IOs: clk has following unbuffered loads : Multiply_Add_out1_1_reg[1](FDRE) Multiply_Add_out1_1_reg[2](FDRE) Multiply_Add_out1_1_reg[3](FDRE) Multiply_Add_out1_1_reg[4](FDRE) Multiply_Add_out1_1_reg[5](FDRE) Multiply_Add_out1_1_reg[6](FDRE) mulOutput_1_reg(DSP48E1) Constant15_out1_1_reg[1](FDRE) Delay6_reg_reg[0](FDRE) Delay6_reg_reg[1](FDRE) HDL_Counter1_out1_reg[0](FDRE).....
I think there is a lack of buffer problem. Could anyone can help me in order to overcome this problem.
Thanks in advance..
Fahri
댓글 수: 3
Walter Roberson
2020년 7월 19일
편집: Walter Roberson
2020년 7월 19일
Fahri Gürbüz
2020년 7월 19일
Walter Roberson
2020년 7월 19일
As a lot of people (including me) would not be familiar with the programs involved, it is useful to note that the message is being emitted by vivado rather than HDL Coder.
It is not obvious to me that vivado is "running out" of buffers; the message could indicate that what is being sent to vivado has some signal chains that are not tied to a clock when they need to be.
채택된 답변
추가 답변 (0개)
카테고리
도움말 센터 및 File Exchange에서 AMD FPGA and SoC Devices에 대해 자세히 알아보기
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!