HDL coder Clocking Module

조회 수: 3 (최근 30일)
shauk
shauk 2017년 5월 7일
댓글: shauk 2017년 5월 8일
Hallo
Can any one explain me how the clocking module works when i am generating HDL code from a simulink model For example lets say i have 44.1 kHz input signal and then two interpolation filter one with 32 upsample and second with 8 upsample, so my output frequency is 11.2 MHz. How does simulink make sure that they all get the correct clock module?

답변 (1개)

Bharath Venkataraman
Bharath Venkataraman 2017년 5월 7일
Please take a look at the documentation for single and multiple clocking modes in HDL Coder.
  댓글 수: 1
shauk
shauk 2017년 5월 8일
hallo
thanks for the link, please correct me if i am wrong. So when creating a deign simulink already provides the clock bundle in the design which we can not see but is in the vhdl file. while doing the pin planning for the fpga do we need to put the clock enable as a input pin? and supply the clock enable value to the design using a clock module?

댓글을 달려면 로그인하십시오.

카테고리

Help CenterFile Exchange에서 HDL Coder에 대해 자세히 알아보기

태그

제품

Community Treasure Hunt

Find the treasures in MATLAB Central and discover how the community can help you!

Start Hunting!

Translated by