FPGA in the Loop (timing constraints?)
이전 댓글 표시
Where were timing constraints defined for FIL?
I've noticed the .ucf file generated. But where was the input to those values?
What's the proper way to change click rate if I'd rather run FIL in a different clock rate?
Thanks
댓글 수: 2
Jonathan Rodrick
2012년 12월 9일
Hi, did you manage to figure out how to manage the clock rate? I'm using an Altera board. My DUT clock is also 25MHz and cannot figure out how to change this. I've tried constraining my designs clock to 50MHz and adding the constraint file to FIL wizard but this didn't work.
Thanks, Jon
답변 (0개)
카테고리
도움말 센터 및 File Exchange에서 FPGA-in-the-Loop에 대해 자세히 알아보기
Community Treasure Hunt
Find the treasures in MATLAB Central and discover how the community can help you!
Start Hunting!